Tags
Language
Tags
April 2024
Su Mo Tu We Th Fr Sa
31 1 2 3 4 5 6
7 8 9 10 11 12 13
14 15 16 17 18 19 20
21 22 23 24 25 26 27
28 29 30 1 2 3 4

Cadence SPB OrCAD 16.60.046 Hotfix

Posted By: speedzodiac_
Cadence SPB OrCAD 16.60.046 Hotfix

Cadence SPB OrCAD 16.60.046 Hotfix | 1.07 GB

Cadence Design Systems Ltd., a world-renowned provider of EDA software, has released an hotfix 43 for Cadence SPB OrCAD 16.60, software a comprehensive package design of electronic circuits, analog and digital simulation, IC design of programmable logic and custom circuits, as well as the development and preparation for the production of printed circuit boards.

Cadence Design Systems, Inc., a leader in global electronic design innovation, launched the Cadence OrCAD 16.6 design solution with new features, enhanced customization capabilities, and 20 percent simulation performance improvements that provide customers a shorter, more predictable path to product creation.

This latest release offers numerous improvements to tool usability and performance, but at the heart of 16.6 are three key benefits: enhanced miniaturization capabilities, timing-aware physical implementation and verification for faster timing closure, and the industry’s first electrical CAD team collaboration environment for PCB design using Microsoft SharePoint technology.


CCRID PRODUCT PRODUCTLEVEL2 TITLE
===================================================================================================================================
1259541 SCM UI Cross probing function required between SCM and PCB Editor in 16.6
1281975 ADW LRM LRM reports numerous incorrect errors
1317937 CONSTRAINT_MGR OTHER cmDiffUtility shows incorrect results, if the order of gate information does not match
1327533 SIP_LAYOUT REPORTS Metal Usage Report fails for a layer that has cavities in SiP Layout
1338084 PSPICE SLPS Use as default option grayed out in SLPS product choices window
1353369 SCM OTHER Required support for semicolon in a key property value in ASA
1360269 SIP_LAYOUT REPORTS Getting incorrect results in the Metal Usage report of SiP Layout when the variable METAL_USAGE_REPORT_NOARCS is set
1365435 CONSTRAINT_MGR OTHER The cmDiffUtility is not working with 16.6-s041
1366012 CONSTRAINT_MGR CONCEPT_HDL Constraint Difference report shows NO_SHAPE_CONNECT property being deleted for all listed pins
1371959 ALLEGRO_EDITOR DATABASE Running dbdoctor generates the error "Illegal database pointer encountered, Exiting DBDOCTOR"
1373478 PSPICE SIMULATOR PSpice Schedule command does not work correctly
1373564 ASI_PI GUI Impedance results are incorrect in Power Feasibility Editor - Allegro Sigrity PI
1379240 APD PLACEMENT Symbol placement generates a false error about unit differences between the database and the symbol
1379577 SCM UI Cross probing not working between SCM and CDNSIP
1394297 PCB_LIBRARIAN CORE Text height on a symbol pin is retained only when Part Developer is launched with the PCB_LIBRARIAN_EXPERT license
1394908 ALLEGRO_EDITOR DATABASE Database crashes on choosing "Show Element" on selected nets in PCB Editor
1395234 SIP_LAYOUT DXF_IF DXF file exported from SiP is not recognized by AutoCAD
1395541 ALLEGRO_EDITOR PLOTTING The Allegro PDF export function is not exporting phantom line type figures as they appear on the board
1395747 CONSTRAINT_MGR INTERACTIV With Constraint Manager open, rename refdes causes PCB Editor to crash.
1396138 FSP FPGA_SUPPORT Support required for FPGA device XCVU190-2FLGB2104E
1396915 APD STREAM_IF The stream out command with mirror geometry option does not include mirrored results in the generated output.
1396990 FSP FPGA_SUPPORT Support required for FPGA device XC7A50T-L2CSG325E
1398184 ALLEGRO_EDITOR MANUFACT Mismatch in backdrill data with IPC-2581 export


Interface: english
OS: Windows XP / Vista / Seven

Home Page - Home: www.cadence.com