Tags
Language
Tags
April 2024
Su Mo Tu We Th Fr Sa
31 1 2 3 4 5 6
7 8 9 10 11 12 13
14 15 16 17 18 19 20
21 22 23 24 25 26 27
28 29 30 1 2 3 4

Functional Verification of Programmable Embedded Architectures: A Top-Down Approach by Nikil D. Dutt [Repost]

Posted By: Free butterfly
Functional Verification of Programmable Embedded Architectures: A Top-Down Approach by Nikil D. Dutt [Repost]

Functional Verification of Programmable Embedded Architectures: A Top-Down Approach by Nikil D. Dutt
Springer; 2005 edition | August 1, 2005 | English | ISBN: 0387261435 | 186 pages | PDF | 9 MB

Validation of programmable architectures, consisting of processor cores, coprocessors, and memory subsystems, is one of the major bottlenecks in current System-on-Chip design methodology. A critical challenge in validation of such systems is the lack of a golden reference model. As a result, many existing validation techniques employ a bottom-up approach to design verification, where the functionality of an existing architecture is, in essence, reverse-engineered from its implementation. Traditional validation techniques employ different reference models depending on the abstraction level and verification task, resulting in potential inconsistencies between multiple reference models.